Naze32 clone with Frysky receiver
You can not select more than 25 topics Topics must start with a letter or number, can include dashes ('-') and can be up to 35 characters long.

core_cm0plus.h 43KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854
  1. /**************************************************************************//**
  2. * @file core_cm0plus.h
  3. * @brief CMSIS Cortex-M0+ Core Peripheral Access Layer Header File
  4. * @version V4.10
  5. * @date 18. March 2015
  6. *
  7. * @note
  8. *
  9. ******************************************************************************/
  10. /* Copyright (c) 2009 - 2015 ARM LIMITED
  11. All rights reserved.
  12. Redistribution and use in source and binary forms, with or without
  13. modification, are permitted provided that the following conditions are met:
  14. - Redistributions of source code must retain the above copyright
  15. notice, this list of conditions and the following disclaimer.
  16. - Redistributions in binary form must reproduce the above copyright
  17. notice, this list of conditions and the following disclaimer in the
  18. documentation and/or other materials provided with the distribution.
  19. - Neither the name of ARM nor the names of its contributors may be used
  20. to endorse or promote products derived from this software without
  21. specific prior written permission.
  22. *
  23. THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS "AS IS"
  24. AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE
  25. IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE
  26. ARE DISCLAIMED. IN NO EVENT SHALL COPYRIGHT HOLDERS AND CONTRIBUTORS BE
  27. LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, SPECIAL, EXEMPLARY, OR
  28. CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT LIMITED TO, PROCUREMENT OF
  29. SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, DATA, OR PROFITS; OR BUSINESS
  30. INTERRUPTION) HOWEVER CAUSED AND ON ANY THEORY OF LIABILITY, WHETHER IN
  31. CONTRACT, STRICT LIABILITY, OR TORT (INCLUDING NEGLIGENCE OR OTHERWISE)
  32. ARISING IN ANY WAY OUT OF THE USE OF THIS SOFTWARE, EVEN IF ADVISED OF THE
  33. POSSIBILITY OF SUCH DAMAGE.
  34. ---------------------------------------------------------------------------*/
  35. #if defined ( __ICCARM__ )
  36. #pragma system_include /* treat file as system include file for MISRA check */
  37. #endif
  38. #ifndef __CORE_CM0PLUS_H_GENERIC
  39. #define __CORE_CM0PLUS_H_GENERIC
  40. #ifdef __cplusplus
  41. extern "C" {
  42. #endif
  43. /** \page CMSIS_MISRA_Exceptions MISRA-C:2004 Compliance Exceptions
  44. CMSIS violates the following MISRA-C:2004 rules:
  45. \li Required Rule 8.5, object/function definition in header file.<br>
  46. Function definitions in header files are used to allow 'inlining'.
  47. \li Required Rule 18.4, declaration of union type or object of union type: '{...}'.<br>
  48. Unions are used for effective representation of core registers.
  49. \li Advisory Rule 19.7, Function-like macro defined.<br>
  50. Function-like macros are used to allow more efficient code.
  51. */
  52. /*******************************************************************************
  53. * CMSIS definitions
  54. ******************************************************************************/
  55. /** \ingroup Cortex-M0+
  56. @{
  57. */
  58. /* CMSIS CM0P definitions */
  59. #define __CM0PLUS_CMSIS_VERSION_MAIN (0x04) /*!< [31:16] CMSIS HAL main version */
  60. #define __CM0PLUS_CMSIS_VERSION_SUB (0x00) /*!< [15:0] CMSIS HAL sub version */
  61. #define __CM0PLUS_CMSIS_VERSION ((__CM0PLUS_CMSIS_VERSION_MAIN << 16) | \
  62. __CM0PLUS_CMSIS_VERSION_SUB) /*!< CMSIS HAL version number */
  63. #define __CORTEX_M (0x00) /*!< Cortex-M Core */
  64. #if defined ( __CC_ARM )
  65. #define __ASM __asm /*!< asm keyword for ARM Compiler */
  66. #define __INLINE __inline /*!< inline keyword for ARM Compiler */
  67. #define __STATIC_INLINE static __inline
  68. #elif defined ( __GNUC__ )
  69. #define __ASM __asm /*!< asm keyword for GNU Compiler */
  70. #define __INLINE inline /*!< inline keyword for GNU Compiler */
  71. #define __STATIC_INLINE static inline
  72. #elif defined ( __ICCARM__ )
  73. #define __ASM __asm /*!< asm keyword for IAR Compiler */
  74. #define __INLINE inline /*!< inline keyword for IAR Compiler. Only available in High optimization mode! */
  75. #define __STATIC_INLINE static inline
  76. #elif defined ( __TMS470__ )
  77. #define __ASM __asm /*!< asm keyword for TI CCS Compiler */
  78. #define __STATIC_INLINE static inline
  79. #elif defined ( __TASKING__ )
  80. #define __ASM __asm /*!< asm keyword for TASKING Compiler */
  81. #define __INLINE inline /*!< inline keyword for TASKING Compiler */
  82. #define __STATIC_INLINE static inline
  83. #elif defined ( __CSMC__ )
  84. #define __packed
  85. #define __ASM _asm /*!< asm keyword for COSMIC Compiler */
  86. #define __INLINE inline /*use -pc99 on compile line !< inline keyword for COSMIC Compiler */
  87. #define __STATIC_INLINE static inline
  88. #endif
  89. /** __FPU_USED indicates whether an FPU is used or not.
  90. This core does not support an FPU at all
  91. */
  92. #define __FPU_USED 0
  93. #if defined ( __CC_ARM )
  94. #if defined __TARGET_FPU_VFP
  95. #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
  96. #endif
  97. #elif defined ( __GNUC__ )
  98. #if defined (__VFP_FP__) && !defined(__SOFTFP__)
  99. #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
  100. #endif
  101. #elif defined ( __ICCARM__ )
  102. #if defined __ARMVFP__
  103. #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
  104. #endif
  105. #elif defined ( __TMS470__ )
  106. #if defined __TI__VFP_SUPPORT____
  107. #warning "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
  108. #endif
  109. #elif defined ( __TASKING__ )
  110. #if defined __FPU_VFP__
  111. #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
  112. #endif
  113. #elif defined ( __CSMC__ ) /* Cosmic */
  114. #if ( __CSMC__ & 0x400) // FPU present for parser
  115. #error "Compiler generates FPU instructions for a device without an FPU (check __FPU_PRESENT)"
  116. #endif
  117. #endif
  118. #include <stdint.h> /* standard types definitions */
  119. #include <core_cmInstr.h> /* Core Instruction Access */
  120. #include <core_cmFunc.h> /* Core Function Access */
  121. #ifdef __cplusplus
  122. }
  123. #endif
  124. #endif /* __CORE_CM0PLUS_H_GENERIC */
  125. #ifndef __CMSIS_GENERIC
  126. #ifndef __CORE_CM0PLUS_H_DEPENDANT
  127. #define __CORE_CM0PLUS_H_DEPENDANT
  128. #ifdef __cplusplus
  129. extern "C" {
  130. #endif
  131. /* check device defines and use defaults */
  132. #if defined __CHECK_DEVICE_DEFINES
  133. #ifndef __CM0PLUS_REV
  134. #define __CM0PLUS_REV 0x0000
  135. #warning "__CM0PLUS_REV not defined in device header file; using default!"
  136. #endif
  137. #ifndef __MPU_PRESENT
  138. #define __MPU_PRESENT 0
  139. #warning "__MPU_PRESENT not defined in device header file; using default!"
  140. #endif
  141. #ifndef __VTOR_PRESENT
  142. #define __VTOR_PRESENT 0
  143. #warning "__VTOR_PRESENT not defined in device header file; using default!"
  144. #endif
  145. #ifndef __NVIC_PRIO_BITS
  146. #define __NVIC_PRIO_BITS 2
  147. #warning "__NVIC_PRIO_BITS not defined in device header file; using default!"
  148. #endif
  149. #ifndef __Vendor_SysTickConfig
  150. #define __Vendor_SysTickConfig 0
  151. #warning "__Vendor_SysTickConfig not defined in device header file; using default!"
  152. #endif
  153. #endif
  154. /* IO definitions (access restrictions to peripheral registers) */
  155. /**
  156. \defgroup CMSIS_glob_defs CMSIS Global Defines
  157. <strong>IO Type Qualifiers</strong> are used
  158. \li to specify the access to peripheral variables.
  159. \li for automatic generation of peripheral register debug information.
  160. */
  161. #ifdef __cplusplus
  162. #define __I volatile /*!< Defines 'read only' permissions */
  163. #else
  164. #define __I volatile const /*!< Defines 'read only' permissions */
  165. #endif
  166. #define __O volatile /*!< Defines 'write only' permissions */
  167. #define __IO volatile /*!< Defines 'read / write' permissions */
  168. /*@} end of group Cortex-M0+ */
  169. /*******************************************************************************
  170. * Register Abstraction
  171. Core Register contain:
  172. - Core Register
  173. - Core NVIC Register
  174. - Core SCB Register
  175. - Core SysTick Register
  176. - Core MPU Register
  177. ******************************************************************************/
  178. /** \defgroup CMSIS_core_register Defines and Type Definitions
  179. \brief Type definitions and defines for Cortex-M processor based devices.
  180. */
  181. /** \ingroup CMSIS_core_register
  182. \defgroup CMSIS_CORE Status and Control Registers
  183. \brief Core Register type definitions.
  184. @{
  185. */
  186. /** \brief Union type to access the Application Program Status Register (APSR).
  187. */
  188. typedef union
  189. {
  190. struct
  191. {
  192. uint32_t _reserved0:28; /*!< bit: 0..27 Reserved */
  193. uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
  194. uint32_t C:1; /*!< bit: 29 Carry condition code flag */
  195. uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
  196. uint32_t N:1; /*!< bit: 31 Negative condition code flag */
  197. } b; /*!< Structure used for bit access */
  198. uint32_t w; /*!< Type used for word access */
  199. } APSR_Type;
  200. /* APSR Register Definitions */
  201. #define APSR_N_Pos 31 /*!< APSR: N Position */
  202. #define APSR_N_Msk (1UL << APSR_N_Pos) /*!< APSR: N Mask */
  203. #define APSR_Z_Pos 30 /*!< APSR: Z Position */
  204. #define APSR_Z_Msk (1UL << APSR_Z_Pos) /*!< APSR: Z Mask */
  205. #define APSR_C_Pos 29 /*!< APSR: C Position */
  206. #define APSR_C_Msk (1UL << APSR_C_Pos) /*!< APSR: C Mask */
  207. #define APSR_V_Pos 28 /*!< APSR: V Position */
  208. #define APSR_V_Msk (1UL << APSR_V_Pos) /*!< APSR: V Mask */
  209. /** \brief Union type to access the Interrupt Program Status Register (IPSR).
  210. */
  211. typedef union
  212. {
  213. struct
  214. {
  215. uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
  216. uint32_t _reserved0:23; /*!< bit: 9..31 Reserved */
  217. } b; /*!< Structure used for bit access */
  218. uint32_t w; /*!< Type used for word access */
  219. } IPSR_Type;
  220. /* IPSR Register Definitions */
  221. #define IPSR_ISR_Pos 0 /*!< IPSR: ISR Position */
  222. #define IPSR_ISR_Msk (0x1FFUL /*<< IPSR_ISR_Pos*/) /*!< IPSR: ISR Mask */
  223. /** \brief Union type to access the Special-Purpose Program Status Registers (xPSR).
  224. */
  225. typedef union
  226. {
  227. struct
  228. {
  229. uint32_t ISR:9; /*!< bit: 0.. 8 Exception number */
  230. uint32_t _reserved0:15; /*!< bit: 9..23 Reserved */
  231. uint32_t T:1; /*!< bit: 24 Thumb bit (read 0) */
  232. uint32_t _reserved1:3; /*!< bit: 25..27 Reserved */
  233. uint32_t V:1; /*!< bit: 28 Overflow condition code flag */
  234. uint32_t C:1; /*!< bit: 29 Carry condition code flag */
  235. uint32_t Z:1; /*!< bit: 30 Zero condition code flag */
  236. uint32_t N:1; /*!< bit: 31 Negative condition code flag */
  237. } b; /*!< Structure used for bit access */
  238. uint32_t w; /*!< Type used for word access */
  239. } xPSR_Type;
  240. /* xPSR Register Definitions */
  241. #define xPSR_N_Pos 31 /*!< xPSR: N Position */
  242. #define xPSR_N_Msk (1UL << xPSR_N_Pos) /*!< xPSR: N Mask */
  243. #define xPSR_Z_Pos 30 /*!< xPSR: Z Position */
  244. #define xPSR_Z_Msk (1UL << xPSR_Z_Pos) /*!< xPSR: Z Mask */
  245. #define xPSR_C_Pos 29 /*!< xPSR: C Position */
  246. #define xPSR_C_Msk (1UL << xPSR_C_Pos) /*!< xPSR: C Mask */
  247. #define xPSR_V_Pos 28 /*!< xPSR: V Position */
  248. #define xPSR_V_Msk (1UL << xPSR_V_Pos) /*!< xPSR: V Mask */
  249. #define xPSR_T_Pos 24 /*!< xPSR: T Position */
  250. #define xPSR_T_Msk (1UL << xPSR_T_Pos) /*!< xPSR: T Mask */
  251. #define xPSR_ISR_Pos 0 /*!< xPSR: ISR Position */
  252. #define xPSR_ISR_Msk (0x1FFUL /*<< xPSR_ISR_Pos*/) /*!< xPSR: ISR Mask */
  253. /** \brief Union type to access the Control Registers (CONTROL).
  254. */
  255. typedef union
  256. {
  257. struct
  258. {
  259. uint32_t nPRIV:1; /*!< bit: 0 Execution privilege in Thread mode */
  260. uint32_t SPSEL:1; /*!< bit: 1 Stack to be used */
  261. uint32_t _reserved1:30; /*!< bit: 2..31 Reserved */
  262. } b; /*!< Structure used for bit access */
  263. uint32_t w; /*!< Type used for word access */
  264. } CONTROL_Type;
  265. /* CONTROL Register Definitions */
  266. #define CONTROL_SPSEL_Pos 1 /*!< CONTROL: SPSEL Position */
  267. #define CONTROL_SPSEL_Msk (1UL << CONTROL_SPSEL_Pos) /*!< CONTROL: SPSEL Mask */
  268. #define CONTROL_nPRIV_Pos 0 /*!< CONTROL: nPRIV Position */
  269. #define CONTROL_nPRIV_Msk (1UL /*<< CONTROL_nPRIV_Pos*/) /*!< CONTROL: nPRIV Mask */
  270. /*@} end of group CMSIS_CORE */
  271. /** \ingroup CMSIS_core_register
  272. \defgroup CMSIS_NVIC Nested Vectored Interrupt Controller (NVIC)
  273. \brief Type definitions for the NVIC Registers
  274. @{
  275. */
  276. /** \brief Structure type to access the Nested Vectored Interrupt Controller (NVIC).
  277. */
  278. typedef struct
  279. {
  280. __IO uint32_t ISER[1]; /*!< Offset: 0x000 (R/W) Interrupt Set Enable Register */
  281. uint32_t RESERVED0[31];
  282. __IO uint32_t ICER[1]; /*!< Offset: 0x080 (R/W) Interrupt Clear Enable Register */
  283. uint32_t RSERVED1[31];
  284. __IO uint32_t ISPR[1]; /*!< Offset: 0x100 (R/W) Interrupt Set Pending Register */
  285. uint32_t RESERVED2[31];
  286. __IO uint32_t ICPR[1]; /*!< Offset: 0x180 (R/W) Interrupt Clear Pending Register */
  287. uint32_t RESERVED3[31];
  288. uint32_t RESERVED4[64];
  289. __IO uint32_t IP[8]; /*!< Offset: 0x300 (R/W) Interrupt Priority Register */
  290. } NVIC_Type;
  291. /*@} end of group CMSIS_NVIC */
  292. /** \ingroup CMSIS_core_register
  293. \defgroup CMSIS_SCB System Control Block (SCB)
  294. \brief Type definitions for the System Control Block Registers
  295. @{
  296. */
  297. /** \brief Structure type to access the System Control Block (SCB).
  298. */
  299. typedef struct
  300. {
  301. __I uint32_t CPUID; /*!< Offset: 0x000 (R/ ) CPUID Base Register */
  302. __IO uint32_t ICSR; /*!< Offset: 0x004 (R/W) Interrupt Control and State Register */
  303. #if (__VTOR_PRESENT == 1)
  304. __IO uint32_t VTOR; /*!< Offset: 0x008 (R/W) Vector Table Offset Register */
  305. #else
  306. uint32_t RESERVED0;
  307. #endif
  308. __IO uint32_t AIRCR; /*!< Offset: 0x00C (R/W) Application Interrupt and Reset Control Register */
  309. __IO uint32_t SCR; /*!< Offset: 0x010 (R/W) System Control Register */
  310. __IO uint32_t CCR; /*!< Offset: 0x014 (R/W) Configuration Control Register */
  311. uint32_t RESERVED1;
  312. __IO uint32_t SHP[2]; /*!< Offset: 0x01C (R/W) System Handlers Priority Registers. [0] is RESERVED */
  313. __IO uint32_t SHCSR; /*!< Offset: 0x024 (R/W) System Handler Control and State Register */
  314. } SCB_Type;
  315. /* SCB CPUID Register Definitions */
  316. #define SCB_CPUID_IMPLEMENTER_Pos 24 /*!< SCB CPUID: IMPLEMENTER Position */
  317. #define SCB_CPUID_IMPLEMENTER_Msk (0xFFUL << SCB_CPUID_IMPLEMENTER_Pos) /*!< SCB CPUID: IMPLEMENTER Mask */
  318. #define SCB_CPUID_VARIANT_Pos 20 /*!< SCB CPUID: VARIANT Position */
  319. #define SCB_CPUID_VARIANT_Msk (0xFUL << SCB_CPUID_VARIANT_Pos) /*!< SCB CPUID: VARIANT Mask */
  320. #define SCB_CPUID_ARCHITECTURE_Pos 16 /*!< SCB CPUID: ARCHITECTURE Position */
  321. #define SCB_CPUID_ARCHITECTURE_Msk (0xFUL << SCB_CPUID_ARCHITECTURE_Pos) /*!< SCB CPUID: ARCHITECTURE Mask */
  322. #define SCB_CPUID_PARTNO_Pos 4 /*!< SCB CPUID: PARTNO Position */
  323. #define SCB_CPUID_PARTNO_Msk (0xFFFUL << SCB_CPUID_PARTNO_Pos) /*!< SCB CPUID: PARTNO Mask */
  324. #define SCB_CPUID_REVISION_Pos 0 /*!< SCB CPUID: REVISION Position */
  325. #define SCB_CPUID_REVISION_Msk (0xFUL /*<< SCB_CPUID_REVISION_Pos*/) /*!< SCB CPUID: REVISION Mask */
  326. /* SCB Interrupt Control State Register Definitions */
  327. #define SCB_ICSR_NMIPENDSET_Pos 31 /*!< SCB ICSR: NMIPENDSET Position */
  328. #define SCB_ICSR_NMIPENDSET_Msk (1UL << SCB_ICSR_NMIPENDSET_Pos) /*!< SCB ICSR: NMIPENDSET Mask */
  329. #define SCB_ICSR_PENDSVSET_Pos 28 /*!< SCB ICSR: PENDSVSET Position */
  330. #define SCB_ICSR_PENDSVSET_Msk (1UL << SCB_ICSR_PENDSVSET_Pos) /*!< SCB ICSR: PENDSVSET Mask */
  331. #define SCB_ICSR_PENDSVCLR_Pos 27 /*!< SCB ICSR: PENDSVCLR Position */
  332. #define SCB_ICSR_PENDSVCLR_Msk (1UL << SCB_ICSR_PENDSVCLR_Pos) /*!< SCB ICSR: PENDSVCLR Mask */
  333. #define SCB_ICSR_PENDSTSET_Pos 26 /*!< SCB ICSR: PENDSTSET Position */
  334. #define SCB_ICSR_PENDSTSET_Msk (1UL << SCB_ICSR_PENDSTSET_Pos) /*!< SCB ICSR: PENDSTSET Mask */
  335. #define SCB_ICSR_PENDSTCLR_Pos 25 /*!< SCB ICSR: PENDSTCLR Position */
  336. #define SCB_ICSR_PENDSTCLR_Msk (1UL << SCB_ICSR_PENDSTCLR_Pos) /*!< SCB ICSR: PENDSTCLR Mask */
  337. #define SCB_ICSR_ISRPREEMPT_Pos 23 /*!< SCB ICSR: ISRPREEMPT Position */
  338. #define SCB_ICSR_ISRPREEMPT_Msk (1UL << SCB_ICSR_ISRPREEMPT_Pos) /*!< SCB ICSR: ISRPREEMPT Mask */
  339. #define SCB_ICSR_ISRPENDING_Pos 22 /*!< SCB ICSR: ISRPENDING Position */
  340. #define SCB_ICSR_ISRPENDING_Msk (1UL << SCB_ICSR_ISRPENDING_Pos) /*!< SCB ICSR: ISRPENDING Mask */
  341. #define SCB_ICSR_VECTPENDING_Pos 12 /*!< SCB ICSR: VECTPENDING Position */
  342. #define SCB_ICSR_VECTPENDING_Msk (0x1FFUL << SCB_ICSR_VECTPENDING_Pos) /*!< SCB ICSR: VECTPENDING Mask */
  343. #define SCB_ICSR_VECTACTIVE_Pos 0 /*!< SCB ICSR: VECTACTIVE Position */
  344. #define SCB_ICSR_VECTACTIVE_Msk (0x1FFUL /*<< SCB_ICSR_VECTACTIVE_Pos*/) /*!< SCB ICSR: VECTACTIVE Mask */
  345. #if (__VTOR_PRESENT == 1)
  346. /* SCB Interrupt Control State Register Definitions */
  347. #define SCB_VTOR_TBLOFF_Pos 8 /*!< SCB VTOR: TBLOFF Position */
  348. #define SCB_VTOR_TBLOFF_Msk (0xFFFFFFUL << SCB_VTOR_TBLOFF_Pos) /*!< SCB VTOR: TBLOFF Mask */
  349. #endif
  350. /* SCB Application Interrupt and Reset Control Register Definitions */
  351. #define SCB_AIRCR_VECTKEY_Pos 16 /*!< SCB AIRCR: VECTKEY Position */
  352. #define SCB_AIRCR_VECTKEY_Msk (0xFFFFUL << SCB_AIRCR_VECTKEY_Pos) /*!< SCB AIRCR: VECTKEY Mask */
  353. #define SCB_AIRCR_VECTKEYSTAT_Pos 16 /*!< SCB AIRCR: VECTKEYSTAT Position */
  354. #define SCB_AIRCR_VECTKEYSTAT_Msk (0xFFFFUL << SCB_AIRCR_VECTKEYSTAT_Pos) /*!< SCB AIRCR: VECTKEYSTAT Mask */
  355. #define SCB_AIRCR_ENDIANESS_Pos 15 /*!< SCB AIRCR: ENDIANESS Position */
  356. #define SCB_AIRCR_ENDIANESS_Msk (1UL << SCB_AIRCR_ENDIANESS_Pos) /*!< SCB AIRCR: ENDIANESS Mask */
  357. #define SCB_AIRCR_SYSRESETREQ_Pos 2 /*!< SCB AIRCR: SYSRESETREQ Position */
  358. #define SCB_AIRCR_SYSRESETREQ_Msk (1UL << SCB_AIRCR_SYSRESETREQ_Pos) /*!< SCB AIRCR: SYSRESETREQ Mask */
  359. #define SCB_AIRCR_VECTCLRACTIVE_Pos 1 /*!< SCB AIRCR: VECTCLRACTIVE Position */
  360. #define SCB_AIRCR_VECTCLRACTIVE_Msk (1UL << SCB_AIRCR_VECTCLRACTIVE_Pos) /*!< SCB AIRCR: VECTCLRACTIVE Mask */
  361. /* SCB System Control Register Definitions */
  362. #define SCB_SCR_SEVONPEND_Pos 4 /*!< SCB SCR: SEVONPEND Position */
  363. #define SCB_SCR_SEVONPEND_Msk (1UL << SCB_SCR_SEVONPEND_Pos) /*!< SCB SCR: SEVONPEND Mask */
  364. #define SCB_SCR_SLEEPDEEP_Pos 2 /*!< SCB SCR: SLEEPDEEP Position */
  365. #define SCB_SCR_SLEEPDEEP_Msk (1UL << SCB_SCR_SLEEPDEEP_Pos) /*!< SCB SCR: SLEEPDEEP Mask */
  366. #define SCB_SCR_SLEEPONEXIT_Pos 1 /*!< SCB SCR: SLEEPONEXIT Position */
  367. #define SCB_SCR_SLEEPONEXIT_Msk (1UL << SCB_SCR_SLEEPONEXIT_Pos) /*!< SCB SCR: SLEEPONEXIT Mask */
  368. /* SCB Configuration Control Register Definitions */
  369. #define SCB_CCR_STKALIGN_Pos 9 /*!< SCB CCR: STKALIGN Position */
  370. #define SCB_CCR_STKALIGN_Msk (1UL << SCB_CCR_STKALIGN_Pos) /*!< SCB CCR: STKALIGN Mask */
  371. #define SCB_CCR_UNALIGN_TRP_Pos 3 /*!< SCB CCR: UNALIGN_TRP Position */
  372. #define SCB_CCR_UNALIGN_TRP_Msk (1UL << SCB_CCR_UNALIGN_TRP_Pos) /*!< SCB CCR: UNALIGN_TRP Mask */
  373. /* SCB System Handler Control and State Register Definitions */
  374. #define SCB_SHCSR_SVCALLPENDED_Pos 15 /*!< SCB SHCSR: SVCALLPENDED Position */
  375. #define SCB_SHCSR_SVCALLPENDED_Msk (1UL << SCB_SHCSR_SVCALLPENDED_Pos) /*!< SCB SHCSR: SVCALLPENDED Mask */
  376. /*@} end of group CMSIS_SCB */
  377. /** \ingroup CMSIS_core_register
  378. \defgroup CMSIS_SysTick System Tick Timer (SysTick)
  379. \brief Type definitions for the System Timer Registers.
  380. @{
  381. */
  382. /** \brief Structure type to access the System Timer (SysTick).
  383. */
  384. typedef struct
  385. {
  386. __IO uint32_t CTRL; /*!< Offset: 0x000 (R/W) SysTick Control and Status Register */
  387. __IO uint32_t LOAD; /*!< Offset: 0x004 (R/W) SysTick Reload Value Register */
  388. __IO uint32_t VAL; /*!< Offset: 0x008 (R/W) SysTick Current Value Register */
  389. __I uint32_t CALIB; /*!< Offset: 0x00C (R/ ) SysTick Calibration Register */
  390. } SysTick_Type;
  391. /* SysTick Control / Status Register Definitions */
  392. #define SysTick_CTRL_COUNTFLAG_Pos 16 /*!< SysTick CTRL: COUNTFLAG Position */
  393. #define SysTick_CTRL_COUNTFLAG_Msk (1UL << SysTick_CTRL_COUNTFLAG_Pos) /*!< SysTick CTRL: COUNTFLAG Mask */
  394. #define SysTick_CTRL_CLKSOURCE_Pos 2 /*!< SysTick CTRL: CLKSOURCE Position */
  395. #define SysTick_CTRL_CLKSOURCE_Msk (1UL << SysTick_CTRL_CLKSOURCE_Pos) /*!< SysTick CTRL: CLKSOURCE Mask */
  396. #define SysTick_CTRL_TICKINT_Pos 1 /*!< SysTick CTRL: TICKINT Position */
  397. #define SysTick_CTRL_TICKINT_Msk (1UL << SysTick_CTRL_TICKINT_Pos) /*!< SysTick CTRL: TICKINT Mask */
  398. #define SysTick_CTRL_ENABLE_Pos 0 /*!< SysTick CTRL: ENABLE Position */
  399. #define SysTick_CTRL_ENABLE_Msk (1UL /*<< SysTick_CTRL_ENABLE_Pos*/) /*!< SysTick CTRL: ENABLE Mask */
  400. /* SysTick Reload Register Definitions */
  401. #define SysTick_LOAD_RELOAD_Pos 0 /*!< SysTick LOAD: RELOAD Position */
  402. #define SysTick_LOAD_RELOAD_Msk (0xFFFFFFUL /*<< SysTick_LOAD_RELOAD_Pos*/) /*!< SysTick LOAD: RELOAD Mask */
  403. /* SysTick Current Register Definitions */
  404. #define SysTick_VAL_CURRENT_Pos 0 /*!< SysTick VAL: CURRENT Position */
  405. #define SysTick_VAL_CURRENT_Msk (0xFFFFFFUL /*<< SysTick_VAL_CURRENT_Pos*/) /*!< SysTick VAL: CURRENT Mask */
  406. /* SysTick Calibration Register Definitions */
  407. #define SysTick_CALIB_NOREF_Pos 31 /*!< SysTick CALIB: NOREF Position */
  408. #define SysTick_CALIB_NOREF_Msk (1UL << SysTick_CALIB_NOREF_Pos) /*!< SysTick CALIB: NOREF Mask */
  409. #define SysTick_CALIB_SKEW_Pos 30 /*!< SysTick CALIB: SKEW Position */
  410. #define SysTick_CALIB_SKEW_Msk (1UL << SysTick_CALIB_SKEW_Pos) /*!< SysTick CALIB: SKEW Mask */
  411. #define SysTick_CALIB_TENMS_Pos 0 /*!< SysTick CALIB: TENMS Position */
  412. #define SysTick_CALIB_TENMS_Msk (0xFFFFFFUL /*<< SysTick_CALIB_TENMS_Pos*/) /*!< SysTick CALIB: TENMS Mask */
  413. /*@} end of group CMSIS_SysTick */
  414. #if (__MPU_PRESENT == 1)
  415. /** \ingroup CMSIS_core_register
  416. \defgroup CMSIS_MPU Memory Protection Unit (MPU)
  417. \brief Type definitions for the Memory Protection Unit (MPU)
  418. @{
  419. */
  420. /** \brief Structure type to access the Memory Protection Unit (MPU).
  421. */
  422. typedef struct
  423. {
  424. __I uint32_t TYPE; /*!< Offset: 0x000 (R/ ) MPU Type Register */
  425. __IO uint32_t CTRL; /*!< Offset: 0x004 (R/W) MPU Control Register */
  426. __IO uint32_t RNR; /*!< Offset: 0x008 (R/W) MPU Region RNRber Register */
  427. __IO uint32_t RBAR; /*!< Offset: 0x00C (R/W) MPU Region Base Address Register */
  428. __IO uint32_t RASR; /*!< Offset: 0x010 (R/W) MPU Region Attribute and Size Register */
  429. } MPU_Type;
  430. /* MPU Type Register */
  431. #define MPU_TYPE_IREGION_Pos 16 /*!< MPU TYPE: IREGION Position */
  432. #define MPU_TYPE_IREGION_Msk (0xFFUL << MPU_TYPE_IREGION_Pos) /*!< MPU TYPE: IREGION Mask */
  433. #define MPU_TYPE_DREGION_Pos 8 /*!< MPU TYPE: DREGION Position */
  434. #define MPU_TYPE_DREGION_Msk (0xFFUL << MPU_TYPE_DREGION_Pos) /*!< MPU TYPE: DREGION Mask */
  435. #define MPU_TYPE_SEPARATE_Pos 0 /*!< MPU TYPE: SEPARATE Position */
  436. #define MPU_TYPE_SEPARATE_Msk (1UL /*<< MPU_TYPE_SEPARATE_Pos*/) /*!< MPU TYPE: SEPARATE Mask */
  437. /* MPU Control Register */
  438. #define MPU_CTRL_PRIVDEFENA_Pos 2 /*!< MPU CTRL: PRIVDEFENA Position */
  439. #define MPU_CTRL_PRIVDEFENA_Msk (1UL << MPU_CTRL_PRIVDEFENA_Pos) /*!< MPU CTRL: PRIVDEFENA Mask */
  440. #define MPU_CTRL_HFNMIENA_Pos 1 /*!< MPU CTRL: HFNMIENA Position */
  441. #define MPU_CTRL_HFNMIENA_Msk (1UL << MPU_CTRL_HFNMIENA_Pos) /*!< MPU CTRL: HFNMIENA Mask */
  442. #define MPU_CTRL_ENABLE_Pos 0 /*!< MPU CTRL: ENABLE Position */
  443. #define MPU_CTRL_ENABLE_Msk (1UL /*<< MPU_CTRL_ENABLE_Pos*/) /*!< MPU CTRL: ENABLE Mask */
  444. /* MPU Region Number Register */
  445. #define MPU_RNR_REGION_Pos 0 /*!< MPU RNR: REGION Position */
  446. #define MPU_RNR_REGION_Msk (0xFFUL /*<< MPU_RNR_REGION_Pos*/) /*!< MPU RNR: REGION Mask */
  447. /* MPU Region Base Address Register */
  448. #define MPU_RBAR_ADDR_Pos 8 /*!< MPU RBAR: ADDR Position */
  449. #define MPU_RBAR_ADDR_Msk (0xFFFFFFUL << MPU_RBAR_ADDR_Pos) /*!< MPU RBAR: ADDR Mask */
  450. #define MPU_RBAR_VALID_Pos 4 /*!< MPU RBAR: VALID Position */
  451. #define MPU_RBAR_VALID_Msk (1UL << MPU_RBAR_VALID_Pos) /*!< MPU RBAR: VALID Mask */
  452. #define MPU_RBAR_REGION_Pos 0 /*!< MPU RBAR: REGION Position */
  453. #define MPU_RBAR_REGION_Msk (0xFUL /*<< MPU_RBAR_REGION_Pos*/) /*!< MPU RBAR: REGION Mask */
  454. /* MPU Region Attribute and Size Register */
  455. #define MPU_RASR_ATTRS_Pos 16 /*!< MPU RASR: MPU Region Attribute field Position */
  456. #define MPU_RASR_ATTRS_Msk (0xFFFFUL << MPU_RASR_ATTRS_Pos) /*!< MPU RASR: MPU Region Attribute field Mask */
  457. #define MPU_RASR_XN_Pos 28 /*!< MPU RASR: ATTRS.XN Position */
  458. #define MPU_RASR_XN_Msk (1UL << MPU_RASR_XN_Pos) /*!< MPU RASR: ATTRS.XN Mask */
  459. #define MPU_RASR_AP_Pos 24 /*!< MPU RASR: ATTRS.AP Position */
  460. #define MPU_RASR_AP_Msk (0x7UL << MPU_RASR_AP_Pos) /*!< MPU RASR: ATTRS.AP Mask */
  461. #define MPU_RASR_TEX_Pos 19 /*!< MPU RASR: ATTRS.TEX Position */
  462. #define MPU_RASR_TEX_Msk (0x7UL << MPU_RASR_TEX_Pos) /*!< MPU RASR: ATTRS.TEX Mask */
  463. #define MPU_RASR_S_Pos 18 /*!< MPU RASR: ATTRS.S Position */
  464. #define MPU_RASR_S_Msk (1UL << MPU_RASR_S_Pos) /*!< MPU RASR: ATTRS.S Mask */
  465. #define MPU_RASR_C_Pos 17 /*!< MPU RASR: ATTRS.C Position */
  466. #define MPU_RASR_C_Msk (1UL << MPU_RASR_C_Pos) /*!< MPU RASR: ATTRS.C Mask */
  467. #define MPU_RASR_B_Pos 16 /*!< MPU RASR: ATTRS.B Position */
  468. #define MPU_RASR_B_Msk (1UL << MPU_RASR_B_Pos) /*!< MPU RASR: ATTRS.B Mask */
  469. #define MPU_RASR_SRD_Pos 8 /*!< MPU RASR: Sub-Region Disable Position */
  470. #define MPU_RASR_SRD_Msk (0xFFUL << MPU_RASR_SRD_Pos) /*!< MPU RASR: Sub-Region Disable Mask */
  471. #define MPU_RASR_SIZE_Pos 1 /*!< MPU RASR: Region Size Field Position */
  472. #define MPU_RASR_SIZE_Msk (0x1FUL << MPU_RASR_SIZE_Pos) /*!< MPU RASR: Region Size Field Mask */
  473. #define MPU_RASR_ENABLE_Pos 0 /*!< MPU RASR: Region enable bit Position */
  474. #define MPU_RASR_ENABLE_Msk (1UL /*<< MPU_RASR_ENABLE_Pos*/) /*!< MPU RASR: Region enable bit Disable Mask */
  475. /*@} end of group CMSIS_MPU */
  476. #endif
  477. /** \ingroup CMSIS_core_register
  478. \defgroup CMSIS_CoreDebug Core Debug Registers (CoreDebug)
  479. \brief Cortex-M0+ Core Debug Registers (DCB registers, SHCSR, and DFSR)
  480. are only accessible over DAP and not via processor. Therefore
  481. they are not covered by the Cortex-M0 header file.
  482. @{
  483. */
  484. /*@} end of group CMSIS_CoreDebug */
  485. /** \ingroup CMSIS_core_register
  486. \defgroup CMSIS_core_base Core Definitions
  487. \brief Definitions for base addresses, unions, and structures.
  488. @{
  489. */
  490. /* Memory mapping of Cortex-M0+ Hardware */
  491. #define SCS_BASE (0xE000E000UL) /*!< System Control Space Base Address */
  492. #define SysTick_BASE (SCS_BASE + 0x0010UL) /*!< SysTick Base Address */
  493. #define NVIC_BASE (SCS_BASE + 0x0100UL) /*!< NVIC Base Address */
  494. #define SCB_BASE (SCS_BASE + 0x0D00UL) /*!< System Control Block Base Address */
  495. #define SCB ((SCB_Type *) SCB_BASE ) /*!< SCB configuration struct */
  496. #define SysTick ((SysTick_Type *) SysTick_BASE ) /*!< SysTick configuration struct */
  497. #define NVIC ((NVIC_Type *) NVIC_BASE ) /*!< NVIC configuration struct */
  498. #if (__MPU_PRESENT == 1)
  499. #define MPU_BASE (SCS_BASE + 0x0D90UL) /*!< Memory Protection Unit */
  500. #define MPU ((MPU_Type *) MPU_BASE ) /*!< Memory Protection Unit */
  501. #endif
  502. /*@} */
  503. /*******************************************************************************
  504. * Hardware Abstraction Layer
  505. Core Function Interface contains:
  506. - Core NVIC Functions
  507. - Core SysTick Functions
  508. - Core Register Access Functions
  509. ******************************************************************************/
  510. /** \defgroup CMSIS_Core_FunctionInterface Functions and Instructions Reference
  511. */
  512. /* ########################## NVIC functions #################################### */
  513. /** \ingroup CMSIS_Core_FunctionInterface
  514. \defgroup CMSIS_Core_NVICFunctions NVIC Functions
  515. \brief Functions that manage interrupts and exceptions via the NVIC.
  516. @{
  517. */
  518. /* Interrupt Priorities are WORD accessible only under ARMv6M */
  519. /* The following MACROS handle generation of the register offset and byte masks */
  520. #define _BIT_SHIFT(IRQn) ( ((((uint32_t)(int32_t)(IRQn)) ) & 0x03UL) * 8UL)
  521. #define _SHP_IDX(IRQn) ( (((((uint32_t)(int32_t)(IRQn)) & 0x0FUL)-8UL) >> 2UL) )
  522. #define _IP_IDX(IRQn) ( (((uint32_t)(int32_t)(IRQn)) >> 2UL) )
  523. /** \brief Enable External Interrupt
  524. The function enables a device-specific interrupt in the NVIC interrupt controller.
  525. \param [in] IRQn External interrupt number. Value cannot be negative.
  526. */
  527. __STATIC_INLINE void NVIC_EnableIRQ(IRQn_Type IRQn)
  528. {
  529. NVIC->ISER[0] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  530. }
  531. /** \brief Disable External Interrupt
  532. The function disables a device-specific interrupt in the NVIC interrupt controller.
  533. \param [in] IRQn External interrupt number. Value cannot be negative.
  534. */
  535. __STATIC_INLINE void NVIC_DisableIRQ(IRQn_Type IRQn)
  536. {
  537. NVIC->ICER[0] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  538. }
  539. /** \brief Get Pending Interrupt
  540. The function reads the pending register in the NVIC and returns the pending bit
  541. for the specified interrupt.
  542. \param [in] IRQn Interrupt number.
  543. \return 0 Interrupt status is not pending.
  544. \return 1 Interrupt status is pending.
  545. */
  546. __STATIC_INLINE uint32_t NVIC_GetPendingIRQ(IRQn_Type IRQn)
  547. {
  548. return((uint32_t)(((NVIC->ISPR[0] & (1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL))) != 0UL) ? 1UL : 0UL));
  549. }
  550. /** \brief Set Pending Interrupt
  551. The function sets the pending bit of an external interrupt.
  552. \param [in] IRQn Interrupt number. Value cannot be negative.
  553. */
  554. __STATIC_INLINE void NVIC_SetPendingIRQ(IRQn_Type IRQn)
  555. {
  556. NVIC->ISPR[0] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  557. }
  558. /** \brief Clear Pending Interrupt
  559. The function clears the pending bit of an external interrupt.
  560. \param [in] IRQn External interrupt number. Value cannot be negative.
  561. */
  562. __STATIC_INLINE void NVIC_ClearPendingIRQ(IRQn_Type IRQn)
  563. {
  564. NVIC->ICPR[0] = (uint32_t)(1UL << (((uint32_t)(int32_t)IRQn) & 0x1FUL));
  565. }
  566. /** \brief Set Interrupt Priority
  567. The function sets the priority of an interrupt.
  568. \note The priority cannot be set for every core interrupt.
  569. \param [in] IRQn Interrupt number.
  570. \param [in] priority Priority to set.
  571. */
  572. __STATIC_INLINE void NVIC_SetPriority(IRQn_Type IRQn, uint32_t priority)
  573. {
  574. if((int32_t)(IRQn) < 0) {
  575. SCB->SHP[_SHP_IDX(IRQn)] = ((uint32_t)(SCB->SHP[_SHP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
  576. (((priority << (8 - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
  577. }
  578. else {
  579. NVIC->IP[_IP_IDX(IRQn)] = ((uint32_t)(NVIC->IP[_IP_IDX(IRQn)] & ~(0xFFUL << _BIT_SHIFT(IRQn))) |
  580. (((priority << (8 - __NVIC_PRIO_BITS)) & (uint32_t)0xFFUL) << _BIT_SHIFT(IRQn)));
  581. }
  582. }
  583. /** \brief Get Interrupt Priority
  584. The function reads the priority of an interrupt. The interrupt
  585. number can be positive to specify an external (device specific)
  586. interrupt, or negative to specify an internal (core) interrupt.
  587. \param [in] IRQn Interrupt number.
  588. \return Interrupt Priority. Value is aligned automatically to the implemented
  589. priority bits of the microcontroller.
  590. */
  591. __STATIC_INLINE uint32_t NVIC_GetPriority(IRQn_Type IRQn)
  592. {
  593. if((int32_t)(IRQn) < 0) {
  594. return((uint32_t)(((SCB->SHP[_SHP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8 - __NVIC_PRIO_BITS)));
  595. }
  596. else {
  597. return((uint32_t)(((NVIC->IP[ _IP_IDX(IRQn)] >> _BIT_SHIFT(IRQn) ) & (uint32_t)0xFFUL) >> (8 - __NVIC_PRIO_BITS)));
  598. }
  599. }
  600. /** \brief System Reset
  601. The function initiates a system reset request to reset the MCU.
  602. */
  603. __STATIC_INLINE void NVIC_SystemReset(void)
  604. {
  605. __DSB(); /* Ensure all outstanding memory accesses included
  606. buffered write are completed before reset */
  607. SCB->AIRCR = ((0x5FAUL << SCB_AIRCR_VECTKEY_Pos) |
  608. SCB_AIRCR_SYSRESETREQ_Msk);
  609. __DSB(); /* Ensure completion of memory access */
  610. while(1) { __NOP(); } /* wait until reset */
  611. }
  612. /*@} end of CMSIS_Core_NVICFunctions */
  613. /* ################################## SysTick function ############################################ */
  614. /** \ingroup CMSIS_Core_FunctionInterface
  615. \defgroup CMSIS_Core_SysTickFunctions SysTick Functions
  616. \brief Functions that configure the System.
  617. @{
  618. */
  619. #if (__Vendor_SysTickConfig == 0)
  620. /** \brief System Tick Configuration
  621. The function initializes the System Timer and its interrupt, and starts the System Tick Timer.
  622. Counter is in free running mode to generate periodic interrupts.
  623. \param [in] ticks Number of ticks between two interrupts.
  624. \return 0 Function succeeded.
  625. \return 1 Function failed.
  626. \note When the variable <b>__Vendor_SysTickConfig</b> is set to 1, then the
  627. function <b>SysTick_Config</b> is not included. In this case, the file <b><i>device</i>.h</b>
  628. must contain a vendor-specific implementation of this function.
  629. */
  630. __STATIC_INLINE uint32_t SysTick_Config(uint32_t ticks)
  631. {
  632. if ((ticks - 1UL) > SysTick_LOAD_RELOAD_Msk) {return (1UL);} /* Reload value impossible */
  633. SysTick->LOAD = (uint32_t)(ticks - 1UL); /* set reload register */
  634. NVIC_SetPriority (SysTick_IRQn, (1UL << __NVIC_PRIO_BITS) - 1UL); /* set Priority for Systick Interrupt */
  635. SysTick->VAL = 0UL; /* Load the SysTick Counter Value */
  636. SysTick->CTRL = SysTick_CTRL_CLKSOURCE_Msk |
  637. SysTick_CTRL_TICKINT_Msk |
  638. SysTick_CTRL_ENABLE_Msk; /* Enable SysTick IRQ and SysTick Timer */
  639. return (0UL); /* Function successful */
  640. }
  641. #endif
  642. /*@} end of CMSIS_Core_SysTickFunctions */
  643. #ifdef __cplusplus
  644. }
  645. #endif
  646. #endif /* __CORE_CM0PLUS_H_DEPENDANT */
  647. #endif /* __CMSIS_GENERIC */